OpenCores
URL https://opencores.org/ocsvn/can/can/trunk

Subversion Repositories can

[/] - Rev 127

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
127 Fixing the core to be Bosch VHDL Reference compatible. mohor 7869d 13h /
126 Error counters fixed to be compatible with Bosch VHDL reference model.
Small synchronization changes.
mohor 7870d 09h /
125 Synchronization changed, error counters fixed. mohor 7874d 15h /
124 ALTERA_RAM supported. mohor 7894d 21h /
123 This commit was manufactured by cvs2svn to create tag 'rel_17'. 7902d 03h /
122 This commit was manufactured by cvs2svn to create tag 'rel_16'. 7902d 03h /
121 When detecting bus-free, signal bus_free_cnt_en was cleared to zero
although the last sampled bit was zero instead of one.
mohor 7902d 03h /
120 This commit was manufactured by cvs2svn to create tag 'rel_15'. 7911d 00h /
119 Artisan RAMs added. mohor 7911d 00h /
118 Artisan RAM fixed (when not using BIST). mohor 7911d 00h /
117 Tristate signal tx_o is separated to tx_o and tx_oen_o. Both signals need
to be joined together on higher level.
mohor 7911d 00h /
116 This commit was manufactured by cvs2svn to create tag 'rel_14'. 7916d 18h /
115 Artisan ram instances added. simons 7916d 18h /
114 This commit was manufactured by cvs2svn to create tag 'rel_13'. 7943d 18h /
113 This commit was manufactured by cvs2svn to create tag 'rel_12'. 7943d 18h /
112 Tx and rx length are limited to 8 bytes regardless to the DLC value. tadejm 7943d 18h /
111 Fixed according to the linter.
Case statement for data_out joined.
mohor 7945d 18h /
110 Fixed according to the linter. mohor 7945d 18h /
109 Fixed according to the linter. mohor 7945d 20h /
108 Fixed according to the linter. mohor 7945d 20h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.