OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] - Rev 69

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
69 SDRAM address bit increased from 12 bit to 13 bit dinesha 4366d 02h /
68 SDRAM Address bit increased from 12 bit to 13 bit dinesha 4366d 02h /
67 time scale removed dinesha 4436d 00h /
66 dwm tw, bl paramter are passed on the wb2sdrc module dinesha 4684d 01h /
65 Updated Log file with CAS latency support 4,5 dinesha 4684d 09h /
64 CAS Latency support added for 4,5 dinesha 4684d 09h /
63 FPGA Bench mark results are added dinesha 4803d 08h /
62 Synthesis constraint for simplify dinesha 4803d 08h /
61 RTL file list are added into SVN dinesha 4803d 09h /
60 warning cleanup dinesha 4803d 09h /
59 Control path request and data are register now for better FPGA timing dinesha 4803d 09h /
58 Read Data is register on RD_FAST=0 case dinesha 4803d 09h /
57 Synthesis constraints are added dinesha 4803d 23h /
56 FPGA Synth optimisation dinesha 4804d 00h /
55 FPGA Synthesis timing optimisation dinesha 4804d 01h /
54 FPGA Timing Optimisation dinesha 4806d 22h /
53 Test bench upgradation dinesha 4807d 23h /
52 Documentation update for request control and transfer control block dinesha 4807d 23h /
51 FPGA relating timing optimisation done dinesha 4807d 23h /
50 Bug fix the request length is fixe dinesha 4810d 03h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.